Residential Collegefalse
Status已發表Published
Analysis of common-mode interference and jitter of clock receiver circuits with improved topology
Yang X.1; Zhu Y.1; Chan C.-H.1; Seng-Pan U.1; Martins R.P.1
2018-06-01
Source PublicationIEEE Transactions on Circuits and Systems I: Regular Papers
ISSN15498328
Volume65Issue:6Pages:1819-1829
Abstract

This paper presents an analysis based on the impulse sensitivity function to precisely characterize and estimate the jitter caused by the common-mode interference (CMI). Unlike the conventional common-mode rejection ratio concept, the proposed method considers the CMI jitter in a transient rather than in an ac perspective. Inspired by the analytical results, we propose a clock receiver circuit (CRC) based on the self-bias amplifier topology. The accuracy of the analysis and the efficiency of the proposed CRC are verified both in simulations and measurements. A 1-GS/s ADC was fabricated in 65-nm CMOS containing simultaneously three CRCs, including an inverter-chain, a differential amplifier and the proposed structure, serving as the sampling clock. Both simulation and measurement results show a good agreement with the presented analysis. The proposed CRC achieves a 30-fs jitter with a 620- μW power at 1.2 V supply. With a similar CMI rejection and random jitter performance, the proposed CRC exhibits a 20-fold power reduction when compared with the state-of-art designs.

KeywordIsf Low Clock Jitter Circuit Self-bias
DOI10.1109/TCSI.2017.2766527
URLView the original
Indexed BySCIE
Language英語English
WOS Research AreaEngineering
WOS SubjectEngineering, Electrical & Electronic
WOS IDWOS:000432026500005
Scopus ID2-s2.0-85033696923
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionDEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
INSTITUTE OF MICROELECTRONICS
Affiliation1.Universidade de Macau
2.Synopsys Macau Ltd.
3.Instituto Superior Técnico
First Author AffilicationUniversity of Macau
Recommended Citation
GB/T 7714
Yang X.,Zhu Y.,Chan C.-H.,et al. Analysis of common-mode interference and jitter of clock receiver circuits with improved topology[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2018, 65(6), 1819-1829.
APA Yang X.., Zhu Y.., Chan C.-H.., Seng-Pan U.., & Martins R.P. (2018). Analysis of common-mode interference and jitter of clock receiver circuits with improved topology. IEEE Transactions on Circuits and Systems I: Regular Papers, 65(6), 1819-1829.
MLA Yang X.,et al."Analysis of common-mode interference and jitter of clock receiver circuits with improved topology".IEEE Transactions on Circuits and Systems I: Regular Papers 65.6(2018):1819-1829.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Yang X.]'s Articles
[Zhu Y.]'s Articles
[Chan C.-H.]'s Articles
Baidu academic
Similar articles in Baidu academic
[Yang X.]'s Articles
[Zhu Y.]'s Articles
[Chan C.-H.]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Yang X.]'s Articles
[Zhu Y.]'s Articles
[Chan C.-H.]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.