Residential College | false |
Status | 已發表Published |
Dual-Gate All-Electrical Valleytronic Transistors | |
Lai, Shen1![]() ![]() ![]() | |
2023-01-11 | |
Source Publication | Nano Letters
![]() |
ISSN | 1530-6984 |
Volume | 23Issue:1Pages:192-197 |
Abstract | The development of integrated circuits (ICs) based on a complementary metal-oxide-semiconductor through transistor scaling has reached the technology bottleneck; thus, alternative approaches from new physical mechanisms are highly demanded. Valleytronics in two-dimensional (2D) material systems has recently emerged as a strong candidate, which utilizes the valley degree of freedom to process information for electronic applications. However, for all-electrical valleytronic transistors, very low room-temperature "valley on-off" ratios (around 10) have been reported so far, which seriously limits their practical applications. In this work, we successfully illustrated both n- A nd p-type valleytronic transistor performances in monolayer MoSand WSedevices, with measured "valley on-off" ratios improved up to 3 orders of magnitude greater compared to previous reports. Our work shows a promising way for the electrically controllable manipulation of valley degree of freedom toward practical device applications. |
Keyword | "valley On-off" Ratios All-electrical Valley Degree Of Freedom Valleytronic Transistor |
DOI | 10.1021/acs.nanolett.2c03947 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Chemistry ; Science & Technology - Other Topics ; Materials Science ; Physics |
WOS Subject | Chemistry, Multidisciplinary ; Chemistry, Physical ; Nanoscience & Nanotechnology ; Materials Science, Multidisciplinary ; Physics, Applied ; Physics, Condensed Matter |
WOS ID | WOS:000908804900001 |
Scopus ID | 2-s2.0-85146030941 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | INSTITUTE OF APPLIED PHYSICS AND MATERIALS ENGINEERING |
Corresponding Author | Lai, Shen; Gao, Wei Bo |
Affiliation | 1.Institute of Applied Physics and Materials Engineering, University of Macau, Taipa, Avenida da Universidade, 999078, Macao 2.Division of Physics and Applied Physics, School of Physical and Mathematical Sciences, Nanyang Technological University, Singapore, 637371, Singapore 3.School of Materials Science and Engineering, Nanyang Technological University, Singapore, 639798, Singapore |
First Author Affilication | INSTITUTE OF APPLIED PHYSICS AND MATERIALS ENGINEERING |
Corresponding Author Affilication | INSTITUTE OF APPLIED PHYSICS AND MATERIALS ENGINEERING |
Recommended Citation GB/T 7714 | Lai, Shen,Zhang, Zhaowei,Wang, Naizhou,et al. Dual-Gate All-Electrical Valleytronic Transistors[J]. Nano Letters, 2023, 23(1), 192-197. |
APA | Lai, Shen., Zhang, Zhaowei., Wang, Naizhou., Rasmita, Abdullah., Deng, Ya., Liu, Zheng., & Gao, Wei Bo (2023). Dual-Gate All-Electrical Valleytronic Transistors. Nano Letters, 23(1), 192-197. |
MLA | Lai, Shen,et al."Dual-Gate All-Electrical Valleytronic Transistors".Nano Letters 23.1(2023):192-197. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment