Residential Collegefalse
Status已發表Published
A 3.6-GHz Type-II Sampling PLL With a Differential Parallel-Series Double-Edge S-PD Scoring 43.1-fsRMS Jitter, −258.7-dB FOM, and −75.17-dBc Reference Spur
Yunbo Huang1; Yong Chen1; Bo Zhao2; Pui-In Mak1; Rui P. Martins1,3
2022-12-23
Source PublicationIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
ISSN1063-8210
Volume31Issue:2Pages:188-198
Abstract

This article presents a low-jitter and low-spur type-II sampling phase-locked loop (S-PLL). The innovative introduction of a differential parallel-series double-edge sampling phase detector (S-PD) achieves a high phase-detection gain and reduces the S-PLL in-band phase noise (PN). Incorporating a transformer-based harmonic-rich shaping voltage-controlled oscillator (VCO), the proposed S-PLL prototyped in a 65-nm CMOS, operates at 3.6 GHz and scores an integrated jitter of 43.1 fsrms integrated from 1 kHz to 100 MHz, it also exhibits a jitter-power figure-of-merit (FOM) of -258.7 dB. The measured reference (REF) spur is -80.34 dBc at fREF and -75.17 dBc at 2fREF, respectively.

KeywordCmos Figure-of-merit (Fom) Harmonic-rich Voltage-controlled Oscillator (Vco) Integrated Jitter, Phase-detection Gain (Kpd) Reference (Ref) Feedthrough Suppression Sampling Phase-locked Loop (S-pll) Reference (Ref) Feedthrough Suppression Type-i Type-ii
DOI10.1109/TVLSI.2022.3229342
URLView the original
Indexed BySCIE
Language英語English
WOS Research AreaComputer Science ; Engineering
WOS SubjectComputer Science, Hardware & Architecture ; Engineering, Electrical & Electronic
WOS IDWOS:000917272700003
PublisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC, 445 HOES LANE, PISCATAWAY, NJ 08855-4141
Scopus ID2-s2.0-85146248286
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionTHE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU)
Faculty of Science and Technology
INSTITUTE OF MICROELECTRONICS
DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Corresponding AuthorYong Chen
Affiliation1.University of Macau, State-Key Laboratory of Analog and Mixed-Signal Vlsi, IME/ECE-FST, Macau, Macau, China
2.Institute of Vlsi Design, Zhejiang University, Hangzhou, 310027, China
3.Instituto Superior Técnico, Universidade de Lisboa, Lisbon, 1049-001, Portugal
First Author AffilicationFaculty of Science and Technology
Corresponding Author AffilicationFaculty of Science and Technology
Recommended Citation
GB/T 7714
Yunbo Huang,Yong Chen,Bo Zhao,et al. A 3.6-GHz Type-II Sampling PLL With a Differential Parallel-Series Double-Edge S-PD Scoring 43.1-fsRMS Jitter, −258.7-dB FOM, and −75.17-dBc Reference Spur[J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 31(2), 188-198.
APA Yunbo Huang., Yong Chen., Bo Zhao., Pui-In Mak., & Rui P. Martins (2022). A 3.6-GHz Type-II Sampling PLL With a Differential Parallel-Series Double-Edge S-PD Scoring 43.1-fsRMS Jitter, −258.7-dB FOM, and −75.17-dBc Reference Spur. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 31(2), 188-198.
MLA Yunbo Huang,et al."A 3.6-GHz Type-II Sampling PLL With a Differential Parallel-Series Double-Edge S-PD Scoring 43.1-fsRMS Jitter, −258.7-dB FOM, and −75.17-dBc Reference Spur".IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS 31.2(2022):188-198.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Yunbo Huang]'s Articles
[Yong Chen]'s Articles
[Bo Zhao]'s Articles
Baidu academic
Similar articles in Baidu academic
[Yunbo Huang]'s Articles
[Yong Chen]'s Articles
[Bo Zhao]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Yunbo Huang]'s Articles
[Yong Chen]'s Articles
[Bo Zhao]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.