UM  > Faculty of Science and Technology  > DEPARTMENT OF ELECTROMECHANICAL ENGINEERING
Residential Collegefalse
Status已發表Published
A 2.0-to-7.4-GHz 16-Phase Delay-Locked Loop With a Sub-0.6-ps Phase-Delay Error in 40-nm CMOS
Yang,Jian1,2; Pan,Quan1; Yin,Jun2; Mak,Pui In1
2023-08-01
Source PublicationIEEE Transactions on Microwave Theory and Techniques
ISSN0018-9480
Volume71Issue:8Pages:3596 - 3604
Abstract

This article reports a 2.0-to-7.4-GHz 16-phase single-loop delay-locked loop (DLL) with high phase accuracy and wide locking range. It features a cascode current splitting charge pump (CP) to effectively suppress the current mismatch and the phase-delay error among the 16-phase outputs. Also, the proposed lock detector (LD) resolves the false-and harmonic-locking issues, extending the detection range from 3 $T_{\mathrm{REF}}$ /2 to 8 $T_{\mathrm{REF}}$ /3. Fabricated in 40-nm CMOS, the prototyped DLL achieves low phase-delay errors of 0.50 ps (0.36 $^{\circ})$ at 2.0 GHz and 0.58 ps (1.55 $^{\circ})$ at 7.4 GHz, respectively. The DLL occupies a compact area of 0.0168 mm $^{2}$ and consumes 18.3 mW at 7.4 GHz under a 1.1-V supply; the result corresponds to a power efficiency of 0.15 mW/GHz/phase that compares favorably with the state of the art.

KeywordCharge Pump (Cp) Clock Generator Delay-locked Loop (Dll) Locking Range Multiphase Clock Phase Accuracy
DOI10.1109/TMTT.2023.3242333
URLView the original
Indexed BySCIE
Language英語English
WOS Research AreaEngineering
WOS SubjectEngineering, Electrical & Electronic
WOS IDWOS:000936314000001
PublisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC445 HOES LANE, PISCATAWAY, NJ 08855-4141
Scopus ID2-s2.0-85149362878
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionDEPARTMENT OF ELECTROMECHANICAL ENGINEERING
Faculty of Science and Technology
THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU)
INSTITUTE OF MICROELECTRONICS
DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Corresponding AuthorPan,Quan
Affiliation1.Southern University of Science and Technology, Sch. of Microlectron. and Eng. Res. Center of Integrated Circuits for Next-Generation Communications, Ministry of Education, Shenzhen, 518055, China
2.Institute of Microelectronics and Faculty of Science and Technology, University of Macau, State Key Laboratory of Analog and Mixed-Signal Vlsi, Department of Ece, Macau, Macao
First Author AffilicationFaculty of Science and Technology
Recommended Citation
GB/T 7714
Yang,Jian,Pan,Quan,Yin,Jun,et al. A 2.0-to-7.4-GHz 16-Phase Delay-Locked Loop With a Sub-0.6-ps Phase-Delay Error in 40-nm CMOS[J]. IEEE Transactions on Microwave Theory and Techniques, 2023, 71(8), 3596 - 3604.
APA Yang,Jian., Pan,Quan., Yin,Jun., & Mak,Pui In (2023). A 2.0-to-7.4-GHz 16-Phase Delay-Locked Loop With a Sub-0.6-ps Phase-Delay Error in 40-nm CMOS. IEEE Transactions on Microwave Theory and Techniques, 71(8), 3596 - 3604.
MLA Yang,Jian,et al."A 2.0-to-7.4-GHz 16-Phase Delay-Locked Loop With a Sub-0.6-ps Phase-Delay Error in 40-nm CMOS".IEEE Transactions on Microwave Theory and Techniques 71.8(2023):3596 - 3604.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Yang,Jian]'s Articles
[Pan,Quan]'s Articles
[Yin,Jun]'s Articles
Baidu academic
Similar articles in Baidu academic
[Yang,Jian]'s Articles
[Pan,Quan]'s Articles
[Yin,Jun]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Yang,Jian]'s Articles
[Pan,Quan]'s Articles
[Yin,Jun]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.