Residential College | false |
Status | 已發表Published |
A GaN Driver with Almost Constant dv/dt during Miller Plateau for V-I Overlap Loss Reduction | |
YANG YUNZHE1; CHEN QIUJIN1; YANG ZAITIAN1; DU SIJUN2; HUANG MO1 | |
2024-07 | |
Conference Name | 2024 IEEE International Symposium on Circuits and Systems (ISCAS) |
Source Publication | Proceedings - IEEE International Symposium on Circuits and Systems |
Conference Date | 19-22 May 2024 |
Conference Place | Singapore |
Country | Singapore |
Publisher | IEEE |
Abstract | When driving a GaN switch, the maximum transition speed of drain-source voltage (peak dv/dt) should meet specification. But reducing the peak dv/dt usually exacerbates V-I overlap loss. This work presents a GaN driver for buck converter featuring: 1) voltage-controlled peak dv/dt; 2) almost constant dv/dt during Miller Plateau (MP) for reducing V-I overlap loss. We analyze why a constant dv/dt minimizes V-I overlap loss under a peak dv/dt specification, how to maintain a constant dv/dt during the MP period, and propose an implementable solution. We use a sensing block to judge whether the peak dv/dt violates the specification, and an adaptive searching scheme to find out the key parameters for the targeted constant dv/dt. We designed the layout with a 180-nm SOI process, and simulation results show that the peak dv/dt is well under control. It saves up to 33.99% V-I overlap loss when compared with the conventional constant current driver scheme. |
Keyword | Gan Buck Converter Dv/dt Miller Plateau V-i Overlap Loss Emi |
DOI | 10.1109/ISCAS58744.2024.10558071 |
Indexed By | CPCI-S |
Language | 英語English |
WOS Research Area | Computer Science ; Engineering |
WOS Subject | Computer Science, Interdisciplinary Applications ; Engineering, Electrical & Electronic |
WOS ID | WOS:001268541101070 |
Scopus ID | 2-s2.0-85198538138 |
Fulltext Access | |
Citation statistics | |
Document Type | Conference paper |
Collection | THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU) INSTITUTE OF MICROELECTRONICS |
Corresponding Author | HUANG MO |
Affiliation | 1.State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macao, China 2.Department of Microelectronics, Delft University of Technology, Delft, The Netherlands |
First Author Affilication | University of Macau |
Corresponding Author Affilication | University of Macau |
Recommended Citation GB/T 7714 | YANG YUNZHE,CHEN QIUJIN,YANG ZAITIAN,et al. A GaN Driver with Almost Constant dv/dt during Miller Plateau for V-I Overlap Loss Reduction[C]:IEEE, 2024. |
APA | YANG YUNZHE., CHEN QIUJIN., YANG ZAITIAN., DU SIJUN., & HUANG MO (2024). A GaN Driver with Almost Constant dv/dt during Miller Plateau for V-I Overlap Loss Reduction. Proceedings - IEEE International Symposium on Circuits and Systems. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment