UM  > INSTITUTE OF MICROELECTRONICS
Residential Collegefalse
Status已發表Published
A 119.64 GOPs/W FPGA-Based ResNet50 Mixed-Precision Accelerator Using the Dynamic DSP Packing
Yaozhong Ou; Wei-Han Yu; Ka-Fai Un; Chi-Hang Chan; Yan Zhu
2024-03
Source PublicationIEEE Transactions on Circuits and Systems II: Express Briefs
ISSN1549-7747
URLView the original
Indexed BySCIE
PublisherIEEE
Document TypeJournal article
CollectionINSTITUTE OF MICROELECTRONICS
AffiliationUniversity of Macau
First Author AffilicationUniversity of Macau
Recommended Citation
GB/T 7714
Yaozhong Ou,Wei-Han Yu,Ka-Fai Un,et al. A 119.64 GOPs/W FPGA-Based ResNet50 Mixed-Precision Accelerator Using the Dynamic DSP Packing[J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2024.
APA Yaozhong Ou., Wei-Han Yu., Ka-Fai Un., Chi-Hang Chan., & Yan Zhu (2024). A 119.64 GOPs/W FPGA-Based ResNet50 Mixed-Precision Accelerator Using the Dynamic DSP Packing. IEEE Transactions on Circuits and Systems II: Express Briefs.
MLA Yaozhong Ou,et al."A 119.64 GOPs/W FPGA-Based ResNet50 Mixed-Precision Accelerator Using the Dynamic DSP Packing".IEEE Transactions on Circuits and Systems II: Express Briefs (2024).
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Yaozhong Ou]'s Articles
[Wei-Han Yu]'s Articles
[Ka-Fai Un]'s Articles
Baidu academic
Similar articles in Baidu academic
[Yaozhong Ou]'s Articles
[Wei-Han Yu]'s Articles
[Ka-Fai Un]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Yaozhong Ou]'s Articles
[Wei-Han Yu]'s Articles
[Ka-Fai Un]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.