Residential College | false |
Status | 已發表Published |
A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment | |
Li, Haoran1; Xu, Tailong1,2; Meng, Xi1,3; Yin, Jun1; Martins, Rui P.1,4; Mak, Pui In1 | |
2024-09 | |
Source Publication | IEEE Journal of Solid-State Circuits |
ISSN | 0018-9200 |
Abstract | This article presents a type-II sub-sampling phase-locked loop (SSPLL) that achieves low jitter, low spur, and sub- μ s locking time when synthesizing millimeter-wave (mm-wave) frequencies. The proposed function-reused (FR) voltage-controlled oscillator (VCO)-buffer eliminates the noise and capacitive loading from the transistors in the buffer, improving the jitter and reference (ref.) spur of the SSPLL simultaneously. It also eliminates the inductor typically employed in the high-frequency buffer, reducing the chip area. The proposed low-power fast frequency-locked loop (FLL) utilizes a phase aligner to decouple the dependency of the locking time on the initial phase error. The FLL also employs a coarse-fine-time-to-digital converter (TDC)-based type-I loop for promptly searching the control word of the switched capacitors (SCs). This article also details the analysis of the ref. spur and the phase noise (PN) performance using the FR VCO-buffer as well as the design considerations of the proposed FLL. Fabricated in 28-nm CMOS, the SSPLL occupies a compact area of 0.065 mm and achieves an rms jitter of 48.3 fs at 26 GHz while consuming 19.1 mW, corresponding to excellent FoM $_{J}$ and FoM $_{N}$ of $-$ 253.5 and $-$ 277.6 dB, respectively. The measured ref. spur is $-$ 66 dBc, and the measured locking time at a frequency jump from 0.4 to 2.8 GHz is within 55 ref. cycles. |
Keyword | Fast Locking Frequency Synthesis Frequency-locked Loop (Fll) Low Jitter Millimeter-wave (Mm-wave) Phase-locked Loop (Pll) Reference (Ref.) Spur Sub-sampling Phase Detector (Sspd) Voltage-controlled Oscillator (Vco) |
DOI | 10.1109/JSSC.2024.3458463 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:001317776600001 |
Publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC445 HOES LANE, PISCATAWAY, NJ 08855-4141 |
Scopus ID | 2-s2.0-85205019238 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING INSTITUTE OF MICROELECTRONICS |
Corresponding Author | Yin, Jun |
Affiliation | 1.University of Macau, State Key Laboratory of Analog and Mixed-Signal VLSI, the Institute of Microelectronics, the Faculty of Science and Technology, Department of ECE, 999078, Macao 2.Hefei University, Hefei, Anhui, 230601, China 3.Marvell Asia Pte, Ltd, Singapore, 369522, Singapore 4.Universidade de Lisboa, Instituto Superior Técnico, Lisbon, Portugal |
First Author Affilication | Faculty of Science and Technology |
Corresponding Author Affilication | Faculty of Science and Technology |
Recommended Citation GB/T 7714 | Li, Haoran,Xu, Tailong,Meng, Xi,et al. A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment[J]. IEEE Journal of Solid-State Circuits, 2024. |
APA | Li, Haoran., Xu, Tailong., Meng, Xi., Yin, Jun., Martins, Rui P.., & Mak, Pui In (2024). A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment. IEEE Journal of Solid-State Circuits. |
MLA | Li, Haoran,et al."A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment".IEEE Journal of Solid-State Circuits (2024). |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment