Residential Collegefalse
Status已發表Published
A 6.5-to-6.9-GHz SSPLL with Configurable Differential Dual-Edge SSPD Achieving 44-fs RMS Jitter, -260.7-dB FOMJitter and -76.5-dBc Reference Spur
Chen, Tianle1,2; Ren, Hongyu1,2; Yang, Zunsong1; Huang, Yunbo3; Meng, Xianghe1; Yan, Weiwei1; Zhang, Weidong1; Zheng, Xuqiang1; Guo, Xuan1; Iizuka, Tetsuya4; Mak, Pui In3; Chen, Yong3; Li, Bo1
2024
Conference Name2024 IEEE Symposium on VLSI Technology and Circuits, VLSI Technology and Circuits 2024
Source PublicationDigest of Technical Papers - Symposium on VLSI Technology
Conference Date16 June 2024through 20 June 2024
Conference PlaceHonolulu
PublisherInstitute of Electrical and Electronics Engineers Inc.
Abstract

A dual-edge subsampling phase-locked loop (SSPLL) is proposed to reduce the in-band phase noise (PN) of the crystal oscillator (XO) and reference buffer (RBUF) by 3dB without degrading frequency resolution. It is able to achieve even and odd locking modes by configuring the dual-edge subsampling phase detector (SSPD) to ensure that the PLL can lock in steps of F. With a 100-MHz input reference and 6.5-to-6.9-GHz output, the prototype in 65-nm CMOS achieves an RMS jitter of 44fs, a jitter-power figure-of-merit (FOM) of -260.7-dB, and a spur level of -76.5dBc. The total power consumption is 4.4mW at 6.8GHz.

DOI10.1109/VLSITechnologyandCir46783.2024.10631396
URLView the original
Language英語English
Scopus ID2-s2.0-85203601306
Fulltext Access
Citation statistics
Document TypeConference paper
CollectionDEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Affiliation1.Institute of Microelectronics of the Chinese Academy of Sciences, Beijing, China
2.University of Chinese Academy of Sciences, Beijing, China
3.University of Macau, Macao
4.The University of Tokyo, Tokyo, Japan
Recommended Citation
GB/T 7714
Chen, Tianle,Ren, Hongyu,Yang, Zunsong,et al. A 6.5-to-6.9-GHz SSPLL with Configurable Differential Dual-Edge SSPD Achieving 44-fs RMS Jitter, -260.7-dB FOMJitter and -76.5-dBc Reference Spur[C]:Institute of Electrical and Electronics Engineers Inc., 2024.
APA Chen, Tianle., Ren, Hongyu., Yang, Zunsong., Huang, Yunbo., Meng, Xianghe., Yan, Weiwei., Zhang, Weidong., Zheng, Xuqiang., Guo, Xuan., Iizuka, Tetsuya., Mak, Pui In., Chen, Yong., & Li, Bo (2024). A 6.5-to-6.9-GHz SSPLL with Configurable Differential Dual-Edge SSPD Achieving 44-fs RMS Jitter, -260.7-dB FOMJitter and -76.5-dBc Reference Spur. Digest of Technical Papers - Symposium on VLSI Technology.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Chen, Tianle]'s Articles
[Ren, Hongyu]'s Articles
[Yang, Zunsong]'s Articles
Baidu academic
Similar articles in Baidu academic
[Chen, Tianle]'s Articles
[Ren, Hongyu]'s Articles
[Yang, Zunsong]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Chen, Tianle]'s Articles
[Ren, Hongyu]'s Articles
[Yang, Zunsong]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.