Residential College | false |
Status | 已發表Published |
A 27-Gb/s Time-Interleaved Duobinary Transmitter Achieving 1.44-mW/Gb/s FOM in 65-nm CMOS | |
Chen, Yong1; Mak, Pui-In1,2; Boon, Chirn Chye3; Martins, Rui P.1,2,4 | |
2017-09 | |
Source Publication | IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS |
ISSN | 1531-1309 |
Volume | 27Issue:9Pages:839-841 |
Abstract | A time-interleaved duobinary transmitter featuring four-way data retiming and a simplified latch + D flip-flop topology to improve the power efficiency and opening of the data eye is reported. A modified bridged shunt-peaking load using a grounded active inductor is also introduced to enhance the operational speed area efficiently. Finally, the two multiplexers, serving directly as the output driver, are summed in the current domain to avoid an extra adder. The prototype exhibits a figure-of-merit of 1.44 mW/Gb/s at 27 Gb/s, and the die area is merely 0.027 mm(2) in 65-nm CMOS. |
Keyword | Cmos Duobinary Figure-of-merit (Fom) Flip-flop (Ff) Latch Multiplexer (Mux) Selector Time-interleaved |
DOI | 10.1109/LMWC.2017.2735548 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:000409525900023 |
Publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC |
The Source to Article | WOS |
Scopus ID | 2-s2.0-85028465776 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING Faculty of Science and Technology THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU) INSTITUTE OF MICROELECTRONICS |
Corresponding Author | Chen, Yong |
Affiliation | 1.State-Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macao 999078, China 2.Department of Electrical and Computer Engineering, Faculty of Science and Technology, University of Macau, Macao 999078, China 3.Nanyang Technological University, Singapore 639669 4.e Instituto Superior Técnico, Universidade de Lisboa, Lisboa 1049-001, Portugal |
First Author Affilication | University of Macau |
Corresponding Author Affilication | University of Macau |
Recommended Citation GB/T 7714 | Chen, Yong,Mak, Pui-In,Boon, Chirn Chye,et al. A 27-Gb/s Time-Interleaved Duobinary Transmitter Achieving 1.44-mW/Gb/s FOM in 65-nm CMOS[J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27(9), 839-841. |
APA | Chen, Yong., Mak, Pui-In., Boon, Chirn Chye., & Martins, Rui P. (2017). A 27-Gb/s Time-Interleaved Duobinary Transmitter Achieving 1.44-mW/Gb/s FOM in 65-nm CMOS. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 27(9), 839-841. |
MLA | Chen, Yong,et al."A 27-Gb/s Time-Interleaved Duobinary Transmitter Achieving 1.44-mW/Gb/s FOM in 65-nm CMOS".IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS 27.9(2017):839-841. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment