UM  > INSTITUTE OF MICROELECTRONICS
Residential Collegefalse
Status已發表Published
A 7.8-mW 5-b 5-GS/s Dual-Edges-Triggered Time-Based Flash ADC
Chan, Chi-Hang1; Zhu, Yan1; Sin, Sai-Weng2; Seng-Pan, U.2,3; Martins, Rui P.2; Maloberti, Franco4
2017-08
Source PublicationIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
ISSN1549-8328
Volume64Issue:8Pages:1966-1976
Abstract

This paper proposes a 5-b 5-GS/s time-based flash ADC in 65-nm digital CMOS technology, which utilizes both rising and falling edges of the clock for sampling and quantization. A dual-edge-triggered scheme reduces the dynamic power consumption of a voltage-to-time converter and the clock buffers by half. We doubled both the reset and the available regeneration times by interleaving the time comparators. The ADC has a low input capacitance and the calibration circuit is included on-chip for suppressing various mismatches. The prototype running at 5 GS/s consumes 7.8 mW from a 1-V supply and achieves a signal-to-noise and distortion ratio of 26.19 dB at Nyquist. The resulting figure of merit is 94.6 fJ/conversion-step and the core area is only 0.004 mm(2).

KeywordAnalog-to-digital Converter (Adc) Flash Time-based Dual-edge-triggered
DOI10.1109/TCSI.2017.2682268
URLView the original
Indexed BySCIE
Language英語English
WOS Research AreaEngineering
WOS SubjectEngineering, Electrical & Electronic
WOS IDWOS:000406463900002
PublisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
The Source to ArticleWOS
Scopus ID2-s2.0-85018481479
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionINSTITUTE OF MICROELECTRONICS
Faculty of Science and Technology
DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Corresponding AuthorChan, Chi-Hang; Martins, Rui P.
Affiliation1.the State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macao 999078, China
2.the State Key Laboratory of Analog and Mixed-Signal VLSI and Department of ECE, University of Macau, Macao 999078, China
3.Synopsys Macau Ltd, Macao 999078, China
4.the University of Pavia, 27100 Pavia, Italy
First Author AffilicationUniversity of Macau
Corresponding Author AffilicationUniversity of Macau
Recommended Citation
GB/T 7714
Chan, Chi-Hang,Zhu, Yan,Sin, Sai-Weng,et al. A 7.8-mW 5-b 5-GS/s Dual-Edges-Triggered Time-Based Flash ADC[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64(8), 1966-1976.
APA Chan, Chi-Hang., Zhu, Yan., Sin, Sai-Weng., Seng-Pan, U.., Martins, Rui P.., & Maloberti, Franco (2017). A 7.8-mW 5-b 5-GS/s Dual-Edges-Triggered Time-Based Flash ADC. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 64(8), 1966-1976.
MLA Chan, Chi-Hang,et al."A 7.8-mW 5-b 5-GS/s Dual-Edges-Triggered Time-Based Flash ADC".IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS 64.8(2017):1966-1976.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Chan, Chi-Hang]'s Articles
[Zhu, Yan]'s Articles
[Sin, Sai-Weng]'s Articles
Baidu academic
Similar articles in Baidu academic
[Chan, Chi-Hang]'s Articles
[Zhu, Yan]'s Articles
[Sin, Sai-Weng]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Chan, Chi-Hang]'s Articles
[Zhu, Yan]'s Articles
[Sin, Sai-Weng]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.