UM  > INSTITUTE OF MICROELECTRONICS
Residential Collegefalse
Status已發表Published
A 14-Bit Split-Pipeline ADC With Self-Adjusted Opamp-Sharing Duty-Cycle and Bias Current
Mao, Jiaji; Guo, Mingqiang; Sin, Sai-Weng; Martins, Rui Paulo
2018-10
Source PublicationIEEE Transactions on Circuits and Systems II: Express Briefs
ISSN1549-7747
Volume65Issue:10Pages:1380-1384
Abstract

Pipeline analog-to-digital converters (ADCs), which dominated high-speed and high-resolution applications, suffered from weak improvement in power efficiency. To address such a problem, this brief presents a 14-bit split-pipeline opamp-sharing ADC, with background calibration that optimizes duty-cycle ratio and amplifier power consumption in the shared opamp. Based on the interstage gain (that includes settling) error estimated by the split ADC calibration engine, the clock duty-cycle ratio and the bias current are adjusted to achieve better dynamic settling and resolution trade-offs. Operating at 100 MS/s with a 9-MHz input signal, the ADC achieves 46.5 dB of signal-to-noise-and-distortion ratio (SNDR) and 59.6 dB of spurious-free dynamic range (SFDR) before calibration, and after calibration, it improves to 71.7 dB of SNDR and 84.4 dB of SFDR, respectively. The ADC maintains an SNDR over 68.5 dB within the full Nyquist bandwidth consuming 32 mW of power, which yields a Walden figure-of-merit (FoM) of 147.2 fJ/conversion-step and a Schreier FoM of 160.4 dB.

KeywordAnalog-to-digital Conversion Digital Background Calibration Pipelined Adc Split Adc Opamp-sharing Technique
DOI10.1109/TCSII.2018.2851944
URLView the original
Indexed BySCIE
Language英語English
WOS Research AreaEngineering
WOS SubjectEngineering, Electrical & Electronic
WOS IDWOS:000446155600020
PublisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
The Source to ArticleWOS
Scopus ID2-s2.0-85049327736
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionINSTITUTE OF MICROELECTRONICS
Faculty of Science and Technology
Recommended Citation
GB/T 7714
Mao, Jiaji,Guo, Mingqiang,Sin, Sai-Weng,et al. A 14-Bit Split-Pipeline ADC With Self-Adjusted Opamp-Sharing Duty-Cycle and Bias Current[J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2018, 65(10), 1380-1384.
APA Mao, Jiaji., Guo, Mingqiang., Sin, Sai-Weng., & Martins, Rui Paulo (2018). A 14-Bit Split-Pipeline ADC With Self-Adjusted Opamp-Sharing Duty-Cycle and Bias Current. IEEE Transactions on Circuits and Systems II: Express Briefs, 65(10), 1380-1384.
MLA Mao, Jiaji,et al."A 14-Bit Split-Pipeline ADC With Self-Adjusted Opamp-Sharing Duty-Cycle and Bias Current".IEEE Transactions on Circuits and Systems II: Express Briefs 65.10(2018):1380-1384.
Files in This Item: Download All
File Name/Size Publications Version Access License
A_14-Bit_Split-Pipel(2027KB)会议论文 开放获取CC BY-NC-SAView Download
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Mao, Jiaji]'s Articles
[Guo, Mingqiang]'s Articles
[Sin, Sai-Weng]'s Articles
Baidu academic
Similar articles in Baidu academic
[Mao, Jiaji]'s Articles
[Guo, Mingqiang]'s Articles
[Sin, Sai-Weng]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Mao, Jiaji]'s Articles
[Guo, Mingqiang]'s Articles
[Sin, Sai-Weng]'s Articles
Terms of Use
No data!
Social Bookmark/Share
File name: A_14-Bit_Split-Pipeline_ADC_With_Self-Adjusted_Opamp-Sharing_Duty-Cycle_and_Bias_Current.pdf
Format: Adobe PDF
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.