Residential Collegefalse
Status已發表Published
A 0.12-mm2 1.2-to-2.4-mW 1.3-to-2.65-GHz Fractional-N bang-bang digital PLL with 8-μs settling time for multi-ISM-Band ULP radios
Un,Ka Fai1; Qi,Gengzhen2; Yin,Jun1; Yang,Shiheng2; Yu,Shupeng2; Ieong,Chio In2; Mak,Pui In1; Martins,Rui P.1
2019-09-01
Source PublicationIEEE Transactions on Circuits and Systems I: Regular Papers
ISSN1549-8328
Volume66Issue:9Pages:3307-3316
Abstract

This paper describes a wideband ultra-fast-settling fractional-N bang-bang digital phase-locked loop (DPLL) for multi-ISM-band ultra-low-power (ULP) radios. We propose a mismatch-free digital-to-time-converter (DTC) gain calibration scheme to effectively shorten the calibration time, while the split coarse-fine PLL loops with different loop bandwidths accelerate the loop settling speed. The employed ring VCO (RVCO) aids to extend the frequency tuning range and generate multi-phase outputs. Prototyped in 65-nm CMOS, the DPLL consumes 1.2-2.4 mW over a wide frequency locking range of 68.3% (1.3-2.65 GHz) and occupies a die area of 0.12 mm. The settling time measures 8μs at an 82-MHz initial frequency error.

KeywordBang-bang Digital Phase-locked Loop (Dpll) Digital-to-time Converter (Dtc) Gain Calibration Ring Vco Ultra-fast Settling Ultra-low-power (Ulp) Voltage-controlled Oscillator (Vco)
DOI10.1109/TCSI.2019.2926512
URLView the original
Indexed BySCIE ; CPCI-S
Language英語English
WOS Research AreaEngineering
WOS SubjectEngineering, Electrical & Electronic
WOS IDWOS:000484209900007
Scopus ID2-s2.0-85071925015
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionDEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Faculty of Science and Technology
THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU)
INSTITUTE OF MICROELECTRONICS
Corresponding AuthorYin,Jun
Affiliation1.State Key Laboratory of Analog and Mixed-Signal VLSI,Faculty of Science and Technology,ECE,Institute of Microelectronics,University of Macau,Macao
2.State Key Laboratory of Analog and Mixed-Signal VLSI,Institute of Microelectronics,University of Macau,Macao
First Author AffilicationFaculty of Science and Technology
Corresponding Author AffilicationFaculty of Science and Technology
Recommended Citation
GB/T 7714
Un,Ka Fai,Qi,Gengzhen,Yin,Jun,et al. A 0.12-mm2 1.2-to-2.4-mW 1.3-to-2.65-GHz Fractional-N bang-bang digital PLL with 8-μs settling time for multi-ISM-Band ULP radios[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2019, 66(9), 3307-3316.
APA Un,Ka Fai., Qi,Gengzhen., Yin,Jun., Yang,Shiheng., Yu,Shupeng., Ieong,Chio In., Mak,Pui In., & Martins,Rui P. (2019). A 0.12-mm2 1.2-to-2.4-mW 1.3-to-2.65-GHz Fractional-N bang-bang digital PLL with 8-μs settling time for multi-ISM-Band ULP radios. IEEE Transactions on Circuits and Systems I: Regular Papers, 66(9), 3307-3316.
MLA Un,Ka Fai,et al."A 0.12-mm2 1.2-to-2.4-mW 1.3-to-2.65-GHz Fractional-N bang-bang digital PLL with 8-μs settling time for multi-ISM-Band ULP radios".IEEE Transactions on Circuits and Systems I: Regular Papers 66.9(2019):3307-3316.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Un,Ka Fai]'s Articles
[Qi,Gengzhen]'s Articles
[Yin,Jun]'s Articles
Baidu academic
Similar articles in Baidu academic
[Un,Ka Fai]'s Articles
[Qi,Gengzhen]'s Articles
[Yin,Jun]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Un,Ka Fai]'s Articles
[Qi,Gengzhen]'s Articles
[Yin,Jun]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.