Residential Collegefalse
Status已發表Published
A Sub-0.25-pJ/bit 47.6-to-58.8-Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR with a Deliberate-Current-Mismatch Frequency Acquisition Technique in 28-nm CMOS
Xiaoteng Zhao1; Yong Chen1; Lin Wang1; Pui In Mak1; Franco Maloberti2,3; Rui P. Martins1
2022-01-19
Source PublicationIEEE Journal of Solid-State Circuits
ISSN0018-9200
Volume57Issue:5Pages:1358-1371
Abstract

This article reports a half-rate single-loop bang-bang clock and data recovery (BBCDR) circuit without the need of reference and frequency detector (FD). Specifically, we propose a deliberate-current-mismatch charge-pump pair to enable fast and robust frequency acquisition without identifying the frequency error polarity. This technique eliminates the need for a complex high-speed data or clock path during the frequency acquisition, resulting in significant power savings. Prototyped in 28-nm CMOS, the BBCDR circuit automatically tracks a four-level pulse-amplitude modulation (PAM-4) input between 47.6 and 58.8 Gb/s. The core area is 0.056 mm2. Both the achieved energy efficiency (0.22-0.25 pJ/bit) and the acquisition speed [9.8 (Gb/s)/μs] compare favorably with the state of the art.

KeywordAnd Zero Net Current (Znc) Bang-bang Clock And Data Recovery (Bbcdr) Charge Pump (Cp) Cmos Four-level Pulse-amplitude Modulation (Pam) Frequency Detector (Fd) Half-rate Negative Net Current (Nnc) Positive Net Current (Pnc) Reference-less
DOI10.1109/JSSC.2022.3140778
URLView the original
Indexed BySCIE
Language英語English
WOS Research AreaEngineering
WOS SubjectEngineering, Electrical & Electronic
WOS IDWOS:000745481900001
Scopus ID2-s2.0-85123385957
Fulltext Access
Citation statistics
Document TypeJournal article
CollectionDEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING
Faculty of Science and Technology
THE STATE KEY LABORATORY OF ANALOG AND MIXED-SIGNAL VLSI (UNIVERSITY OF MACAU)
INSTITUTE OF MICROELECTRONICS
Corresponding AuthorYong Chen
Affiliation1.State Key Laboratory of Analog and Mixed-Signal VLSI and IME/ECE-FST, University of Macau, 999078, Macao
2.State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, 999078, Macao
3.Department of Electronics, University of Pavia, Pavia, 27100, Italy
First Author AffilicationFaculty of Science and Technology
Corresponding Author AffilicationFaculty of Science and Technology
Recommended Citation
GB/T 7714
Xiaoteng Zhao,Yong Chen,Lin Wang,et al. A Sub-0.25-pJ/bit 47.6-to-58.8-Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR with a Deliberate-Current-Mismatch Frequency Acquisition Technique in 28-nm CMOS[J]. IEEE Journal of Solid-State Circuits, 2022, 57(5), 1358-1371.
APA Xiaoteng Zhao., Yong Chen., Lin Wang., Pui In Mak., Franco Maloberti., & Rui P. Martins (2022). A Sub-0.25-pJ/bit 47.6-to-58.8-Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR with a Deliberate-Current-Mismatch Frequency Acquisition Technique in 28-nm CMOS. IEEE Journal of Solid-State Circuits, 57(5), 1358-1371.
MLA Xiaoteng Zhao,et al."A Sub-0.25-pJ/bit 47.6-to-58.8-Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR with a Deliberate-Current-Mismatch Frequency Acquisition Technique in 28-nm CMOS".IEEE Journal of Solid-State Circuits 57.5(2022):1358-1371.
Files in This Item:
There are no files associated with this item.
Related Services
Recommend this item
Bookmark
Usage statistics
Export to Endnote
Google Scholar
Similar articles in Google Scholar
[Xiaoteng Zhao]'s Articles
[Yong Chen]'s Articles
[Lin Wang]'s Articles
Baidu academic
Similar articles in Baidu academic
[Xiaoteng Zhao]'s Articles
[Yong Chen]'s Articles
[Lin Wang]'s Articles
Bing Scholar
Similar articles in Bing Scholar
[Xiaoteng Zhao]'s Articles
[Yong Chen]'s Articles
[Lin Wang]'s Articles
Terms of Use
No data!
Social Bookmark/Share
All comments (0)
No comment.
 

Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.