×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Sci... [147]
INSTITUTE OF M... [125]
THE STATE KEY L... [26]
RECTOR'S OFFICE [3]
UNIVERSITY COUNC... [1]
THE STATE KEY LA... [1]
More...
Authors
SIN SAI WENG [145]
RUI PAULO DA SI... [89]
U SENG PAN [47]
LAM CHI SENG [40]
ZHU YAN [28]
CHAN CHI HANG [25]
More...
Document Type
Conference pape... [71]
Journal article [66]
Patent [10]
Presentation [6]
Project [6]
Book [1]
More...
Date Issued
2024 [6]
2023 [15]
2022 [11]
2021 [7]
2020 [13]
2019 [11]
More...
Language
英語English [139]
Source Publication
IEEE Journal of... [13]
IEEE Transactio... [10]
IEEE Transaction... [9]
IEEE TRANSACTION... [5]
Proceedings - IE... [5]
Proceedings of t... [5]
More...
Indexed By
SCIE [74]
CPCI-S [53]
EI [44]
BKCI-S [1]
CPCI [1]
ESCI [1]
More...
Funding Organization
FDCT [1]
UM [1]
Funding Project
Exploration and ... [1]
LDO-free Power M... [1]
Research on digi... [1]
Research on high... [1]
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 161
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
A Delta-Sigma-Based Computing-In-Memory Macro Targeting Edge Computation
Conference paper
ZHANG RAN, UN KA FAI, GUO MINGQIANG, QI LIANG, XU DENGKE, ZHAO WEIBING, RUI P. MARTINS, FRANCO MALOBERTI, SIN SAI WENG. A Delta-Sigma-Based Computing-In-Memory Macro Targeting Edge Computation[C]:IEEE, 2024.
Authors:
ZHANG RAN
;
UN KA FAI
;
GUO MINGQIANG
;
QI LIANG
;
XU DENGKE
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2024/08/19
Machine Learning
Edge Computation
Computing-in-memory
Delta-sigma Converter
Floating Inverter Amplifier
Research and Development on Key Integrated Circuit Technologies for Future Intelligent Robots
Project
项目类型: Key R&D Projects, 项目编号: FDCT 0004/2023/AKP, 2024-2027
Authors:
Sai-Weng Sin
;
Man-Kay Law
;
Yan Lu
;
Chi-Seng Lam
;
Mingqiang Guo
Favorite
|
|
Submit date:2024/08/31
A 75dB-SNDR 10MHz-BW 2-Channel Time-Interleaved Noise-Shaping SAR ADC Directly Powered by an On-Chip DC-DC Converter
Conference paper
Gong, Haoyu, Zeng, Wen Liang, Guo, Mingqiang, Lam, Chi Seng, Zhao, Shulin, Martins, Rui Paulo, Sin, Sai Weng. A 75dB-SNDR 10MHz-BW 2-Channel Time-Interleaved Noise-Shaping SAR ADC Directly Powered by an On-Chip DC-DC Converter[C]:Institute of Electrical and Electronics Engineers Inc., 2024, 18-4.
Authors:
Gong, Haoyu
;
Zeng, Wen Liang
;
Guo, Mingqiang
;
Lam, Chi Seng
;
Zhao, Shulin
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2024/06/05
A 15MHz-BW 82.7dB-SNDR 98.8dB-SFDR Pipelined MASH 2-2 CT DSM in 65nm CMOS
Conference paper
Qin, Xinyu, Jin, Yichen, Wang, Guoxing, Sin, Sai Weng, Ortmanns, Maurits, Lian, Yong, Qi, Liang. A 15MHz-BW 82.7dB-SNDR 98.8dB-SFDR Pipelined MASH 2-2 CT DSM in 65nm CMOS[C]:Institute of Electrical and Electronics Engineers Inc., 2024, 199537.
Authors:
Qin, Xinyu
;
Jin, Yichen
;
Wang, Guoxing
;
Sin, Sai Weng
;
Ortmanns, Maurits
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
1
|
Submit date:2024/06/05
A Delta-Sigma-Based Computing-In-Memory Macro Targeting Edge Computation
Conference paper
Zhang, Ran, Un, Ka Fai, Guo, Mingqiang, Qi, Liang, Xu, Dengke, Zhao, Weibing, Martins, R. P., Maloberti, Franco, Sin, Sai Weng. A Delta-Sigma-Based Computing-In-Memory Macro Targeting Edge Computation[C], 2024.
Authors:
Zhang, Ran
;
Un, Ka Fai
;
Guo, Mingqiang
;
Qi, Liang
;
Xu, Dengke
; et al.
Favorite
|
TC[Scopus]:
0
|
Submit date:2024/08/05
A 160MHz-BW 68dB-SNDR 30.8mW Continuous-Time Pipeline DSM with Correlative Passive Low-Pass Filters and DAC Image Pre-Filtering
Conference paper
Li, Ke, Congzhou, Xianyu, Qi, Liang, Guo, Mingqiang, Martins, Rui P., Sin, Sai Weng. A 160MHz-BW 68dB-SNDR 30.8mW Continuous-Time Pipeline DSM with Correlative Passive Low-Pass Filters and DAC Image Pre-Filtering[C]:Institute of Electrical and Electronics Engineers Inc., 2024.
Authors:
Li, Ke
;
Congzhou, Xianyu
;
Qi, Liang
;
Guo, Mingqiang
;
Martins, Rui P.
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2024/06/05
A 10MHz-BW 85dB-DR CT 0-4 Mash Delta-Sigma Modulator Achieving +5dBFS MSA
Journal article
Tan, Gaofeng, Qin, Xinyu, Liu, Yan, Guo, Mingqiang, Sin, Sai Weng, Wang, Guoxing, Lian, Yong, Qi, Liang. A 10MHz-BW 85dB-DR CT 0-4 Mash Delta-Sigma Modulator Achieving +5dBFS MSA[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 70(12), 4781-4792.
Authors:
Tan, Gaofeng
;
Qin, Xinyu
;
Liu, Yan
;
Guo, Mingqiang
;
Sin, Sai Weng
; et al.
Favorite
|
TC[WOS]:
3
TC[Scopus]:
4
IF:
5.2
/
4.5
|
Submit date:2024/02/23
0-x Mash
Analog-to-digital Converter (Adc)
Anti-aliasing Filtering
Continuous Time (Ct)
Maximum Stable Amplitude (Msa)
Multi-stage Noise Shaping (Mash)
A 10b 700 MS/s Single-Channel 1b/Cycle SAR ADC Using a Monotonic-Specific Feedback SAR Logic With Power-Delay-Optimized Unbalanced N/P-MOS Sizing
Journal article
Guo Mingqiang, Qi Liang, Zhao Weibing, Xiao Gangjun, Rui P. Martins, Sin Sai-Weng. A 10b 700 MS/s Single-Channel 1b/Cycle SAR ADC Using a Monotonic-Specific Feedback SAR Logic With Power-Delay-Optimized Unbalanced N/P-MOS Sizing[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 70(12), 4767-4780.
Authors:
Guo Mingqiang
;
Qi Liang
;
Zhao Weibing
;
Xiao Gangjun
;
Rui P. Martins
; et al.
Adobe PDF
|
Favorite
|
TC[WOS]:
1
TC[Scopus]:
1
IF:
5.2
/
4.5
|
Submit date:2023/08/21
Analog-to-digital Converter (Adc)
Successive Approximation Register (Sar)
Power-delay-optimized
Unbalanced N/p-mos Sizing Buffers
Monotonic Switching
A 95% Peak Efficiency Modified KY Converter With Improved Flying Capacitor Charging in DCM for IoT Applications
Journal article
Pan,Caolei, Zeng,Wen Liang, Lam,Chi Seng, Sin,Sai Weng, Zhan,Chenchang, Martins,Rui P.. A 95% Peak Efficiency Modified KY Converter With Improved Flying Capacitor Charging in DCM for IoT Applications[J]. IEEE Journal of Solid-State Circuits, 2023, 58(11), 3219-3230.
Authors:
Pan,Caolei
;
Zeng,Wen Liang
;
Lam,Chi Seng
;
Sin,Sai Weng
;
Zhan,Chenchang
; et al.
Favorite
|
TC[WOS]:
3
TC[Scopus]:
3
IF:
4.6
/
5.6
|
Submit date:2023/08/03
Adaptive Sizing
Clocked-feedback Resistor Network (Cfrn)
Discontinuous Conduction Mode (Dcm)
Double Clock Timing (Dct) Control
Modified Ky (m-Ky) Converter
Wide Load Range
A Two-Channel Time-Interleaved Continuous-Time Third-Order CIFF-Based Delta-Sigma Modulator
Journal article
Yue Hu, Yuekai Liu, Xinyu Qin, Yan Liu, Mingqiang Guo, Sai-Weng Sin, Guoxing Wang, Yong Lian, Liang Qi. A Two-Channel Time-Interleaved Continuous-Time Third-Order CIFF-Based Delta-Sigma Modulator[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 1-13.
Authors:
Yue Hu
;
Yuekai Liu
;
Xinyu Qin
;
Yan Liu
;
Mingqiang Guo
; et al.
Adobe PDF
|
Favorite
|
TC[WOS]:
2
TC[Scopus]:
2
IF:
5.2
/
4.5
|
Submit date:2023/08/22
Continuous-time Delta-sigma Modulator (Dsm)
Time-interleaved (Ti)
Cascaded Integrator Of Distributed Feedforward (Ciff)
Excess Loop Delay (Eld) Compensation