×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scie... [75]
INSTITUTE OF MI... [57]
THE STATE KEY L... [42]
Faculty of Heal... [34]
Institute of Ch... [31]
Faculty of Soci... [13]
More...
Authors
RUI PAULO DA SI... [49]
MAK PUI IN [40]
LAW MAN KAY [20]
CHEN YONG [15]
CHI PEILIAN [11]
JIANG YANG [11]
More...
Document Type
Journal articl... [155]
Conference pape... [31]
Presentation [12]
Other [3]
Book [1]
Book chapter [1]
More...
Date Issued
2024 [18]
2023 [17]
2022 [13]
2021 [14]
2020 [15]
2019 [15]
More...
Language
英語English [173]
其他語言Others [2]
Source Publication
Cell Reports [10]
Cell [8]
IEEE Journal of ... [7]
IEEE Transaction... [7]
Cancer Cell [5]
IEEE Transaction... [5]
More...
Indexed By
SCIE [80]
CPCI-S [18]
SSCI [5]
ESCI [4]
EI [3]
Funding Organization
Funding Project
Aiding clinical ... [1]
Exploration and ... [1]
LDO-free Power M... [1]
Research on digi... [1]
Research on high... [1]
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 203
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
An FPGA-Based Transformer Accelerator With Parallel Unstructured Sparsity Handling for Question-Answering Applications
Journal article
Cao, Rujian, Zhao, Zhongyu, Un, Ka Fai, Yu, Wei Han, Martins, Rui P., Mak, Pui In. An FPGA-Based Transformer Accelerator With Parallel Unstructured Sparsity Handling for Question-Answering Applications[J]. IEEE Transactions on Circuits and Systems II-Express Briefs, 2024, 71(11), 4688-4692.
Authors:
Cao, Rujian
;
Zhao, Zhongyu
;
Un, Ka Fai
;
Yu, Wei Han
;
Martins, Rui P.
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
4.0
/
3.7
|
Submit date:2024/10/10
Sparse Matrices
Computational Modeling
Transformers
Hardware
Energy Efficiency
Circuits
Throughput
Dataflow
Digital Accelerator
Energy-efficient
Field-programmable Gate Array (Fpga)
Sparsity
Transformer
A Cross-Coupled Hybrid Switched-Capacitor Buck Converter With Extended Conversion Range and Enhanced DCR Loss Reduction
Journal article
Qiaobo Ma, Huihua Li, Xiongjie Zhan, Anyang Zhao, Yang Jiang, Man-Kay Law, Rui P. Martins, Pui-In Mak. A Cross-Coupled Hybrid Switched-Capacitor Buck Converter With Extended Conversion Range and Enhanced DCR Loss Reduction[J]. IEEE Journal of Solid-State Circuits, 2024, 59(10), 3192-3203.
Authors:
Qiaobo Ma
;
Huihua Li
;
Xiongjie Zhan
;
Anyang Zhao
;
Yang Jiang
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
4.6
/
5.6
|
Submit date:2024/08/29
Cross-coupled
Dc Resistance (Dcr)
Hybrid Switched-capacitor (Sc)
Inductor Current Reduction
Level Shifter
Comprehensive classification of TP53 somatic missense variants based on their impact on p53 structural stability
Journal article
Benjamin Tam, Philip Naderev P. Lagniton, Mariano da Luz, Bojin Zhao, Siddharth Sinha, Chon Lok Lei, San Ming Wang. Comprehensive classification of TP53 somatic missense variants based on their impact on p53 structural stability[J]. Briefings in Bioinformatics, 2024, 25(5), bbae400.
Authors:
Benjamin Tam
;
Philip Naderev P. Lagniton
;
Mariano da Luz
;
Bojin Zhao
;
Siddharth Sinha
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
6.8
/
7.9
|
Submit date:2024/08/07
Ramachandran Plot
Molecular Dynamics Simulations
Tp53
Somatic Missense Variants
A Reconfigurable Floating-Point Compute-In-Memory With Analog Exponent Pre-Processes
Journal article
He, Pengyu, Zhao, Yuanzhe, Xie, Heng, Wang, Yang, Yin, Shouyi, Li, Li, Zhu, Yan, Martins, Rui P., Chan, Chi Hang, Zhang, Minglei. A Reconfigurable Floating-Point Compute-In-Memory With Analog Exponent Pre-Processes[J]. IEEE Solid-State Circuits Letters, 2024, 7, 271-274.
Authors:
He, Pengyu
;
Zhao, Yuanzhe
;
Xie, Heng
;
Wang, Yang
;
Yin, Shouyi
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2024/10/10
Compute-in-memory Macro(Cim)
Exponent Pre-process
Floating-point(Fp)
Reconfigurable
Segmented Computation
An FPGA-Based Transformer Accelerator with Parallel Unstructured Sparsity Handling for Question-Answering Applications
Journal article
CAO RUJIAN, ZHAO ZHONGYU, UN KA FAI, YU WEI HAN, RUI P. MARTINS, MAK PUI IN. An FPGA-Based Transformer Accelerator with Parallel Unstructured Sparsity Handling for Question-Answering Applications[J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2024.
Authors:
CAO RUJIAN
;
ZHAO ZHONGYU
;
UN KA FAI
;
YU WEI HAN
;
RUI P. MARTINS
; et al.
Favorite
|
|
Submit date:2024/08/29
A Delta-Sigma-Based Computing-In-Memory Macro Targeting Edge Computation
Conference paper
ZHANG RAN, UN KA FAI, GUO MINGQIANG, QI LIANG, XU DENGKE, ZHAO WEIBING, RUI P. MARTINS, FRANCO MALOBERTI, SIN SAI WENG. A Delta-Sigma-Based Computing-In-Memory Macro Targeting Edge Computation[C]:IEEE, 2024.
Authors:
ZHANG RAN
;
UN KA FAI
;
GUO MINGQIANG
;
QI LIANG
;
XU DENGKE
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2024/08/19
Machine Learning
Edge Computation
Computing-in-memory
Delta-sigma Converter
Floating Inverter Amplifier
A 28nm 314.6TLFOPS/W Reconfigurable Floating-Point Analog Compute-In-Memory Macro with Exponent Approximation and Two-Stage Sharing TD-ADC
Conference paper
He, Pengyu, Zhao, Yuanzhe, Xie, Heng, Wang, Yang, Yin, Shouyi, Li, Li, Zhu, Yan, Martins, R. P., Chan, Chi Hang, Zhang, Minglei. A 28nm 314.6TLFOPS/W Reconfigurable Floating-Point Analog Compute-In-Memory Macro with Exponent Approximation and Two-Stage Sharing TD-ADC[C]:Institute of Electrical and Electronics Engineers Inc., 2024, 199537.
Authors:
He, Pengyu
;
Zhao, Yuanzhe
;
Xie, Heng
;
Wang, Yang
;
Yin, Shouyi
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
1
|
Submit date:2024/06/05
A 63ns Flipping Time, 93.6% Voltage Flipping Efficiency Auto-Calibrated Ultrasonic Energy Harvesting Interface from-25 to 85°C
Conference paper
Zhao, Guangshu, Xie, Chao, Wang, Chenxi, Jiang, Yang, Zhang, Milin, Mak, Pui In, Martins, Rui P., Law, Man Kay. A 63ns Flipping Time, 93.6% Voltage Flipping Efficiency Auto-Calibrated Ultrasonic Energy Harvesting Interface from-25 to 85°C[C]:Institute of Electrical and Electronics Engineers Inc., 2024.
Authors:
Zhao, Guangshu
;
Xie, Chao
;
Wang, Chenxi
;
Jiang, Yang
;
Zhang, Milin
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2024/06/05
The Race for the Extra Pico Second without Losing the Decibel: A Partial-Review of Single-Channel Energy-Efficient High-Speed Nyquist ADCs
Conference paper
Chan, Chi Hana, Zhang, Minglei, Cao, Yuefena, Zhao, Honazhi, Martins, Rui P., Zhu, Yan. The Race for the Extra Pico Second without Losing the Decibel: A Partial-Review of Single-Channel Energy-Efficient High-Speed Nyquist ADCs[C]:Institute of Electrical and Electronics Engineers Inc., 2024, 28-1.
Authors:
Chan, Chi Hana
;
Zhang, Minglei
;
Cao, Yuefena
;
Zhao, Honazhi
;
Martins, Rui P.
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2024/06/05
An Outphase-Interleaved Switched-Capacitor Hybrid Buck Converter with Relieved Capacitor Inrush Current and COUT-Free Operations
Journal article
Zhang, Xiongjie, Ma, Qiaobo, Jiang, Yang, Zhao, Anyang, Law, Man Kay, Martins, Rui P., Mak, Pui In. An Outphase-Interleaved Switched-Capacitor Hybrid Buck Converter with Relieved Capacitor Inrush Current and COUT-Free Operations[J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59(4), 1078-1092.
Authors:
Zhang, Xiongjie
;
Ma, Qiaobo
;
Jiang, Yang
;
Zhao, Anyang
;
Law, Man Kay
; et al.
Favorite
|
TC[WOS]:
3
TC[Scopus]:
3
IF:
4.6
/
5.6
|
Submit date:2024/05/02
Capacitor Inrush Current
Hybrid Buck
Inductor Current Reduction
On-chip Gate Driver (Gd)
Output Capacitor Free