×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scien... [3]
INSTITUTE OF MIC... [2]
THE STATE KEY LA... [1]
Authors
RUI PAULO DA SIL... [2]
MAK PUI IN [2]
YIN JUN [2]
MA SHAODAN [1]
Document Type
Journal article [2]
Conference paper [1]
Date Issued
2022 [1]
2020 [1]
2018 [1]
Language
英語English [3]
Source Publication
IEEE TRANSACTION... [2]
2018 10th Intern... [1]
Indexed By
SCIE [2]
CPCI-S [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-3 of 3
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Journal Impact Factor Ascending
Journal Impact Factor Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
Issue Date Ascending
Issue Date Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
A 6-to-7.5-GHz 54-fsrmsJitter Type-II Reference-Sampling PLL Featuring a Gain-Boosting Phase Detector for In-Band Phase-Noise Reduction
Journal article
Xu, Tailong, Zhong, Shenke, Yin, Jun, Mak, Pui In, Martins, Rui P.. A 6-to-7.5-GHz 54-fsrmsJitter Type-II Reference-Sampling PLL Featuring a Gain-Boosting Phase Detector for In-Band Phase-Noise Reduction[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69(12), 4774-4786.
Authors:
Xu, Tailong
;
Zhong, Shenke
;
Yin, Jun
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
TC[WOS]:
6
TC[Scopus]:
8
IF:
5.2
/
4.5
|
Submit date:2023/01/30
Gain-boosting
Low Jitter
Low Phase Noise
Phase-locked Loop (Pll)
Reference Spur
Reference-sampling Phase Detector (Rspd)
Sampling Phase Detector (Spd)
Sub-sampling Phase Detector (Sspd)
Switched-capacitor Voltage Multiplier
Design of a 4.2-to-5.1 GHz Ultralow-Power Complementary Class-B/C Hybrid-Mode VCO in 65-nm CMOS Fully Supported by EDA Tools
Journal article
Martins,Ricardo, Lourenco,Nuno, Horta,Nuno, Zhong,Shenke, Yin,Jun, Mak,Pui In, Martins,Rui P.. Design of a 4.2-to-5.1 GHz Ultralow-Power Complementary Class-B/C Hybrid-Mode VCO in 65-nm CMOS Fully Supported by EDA Tools[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67(11), 3965-3977.
Authors:
Martins,Ricardo
;
Lourenco,Nuno
;
Horta,Nuno
;
Zhong,Shenke
;
Yin,Jun
; et al.
Favorite
|
TC[WOS]:
16
TC[Scopus]:
25
IF:
5.2
/
4.5
|
Submit date:2021/03/04
Automatic Layout Generation
Electronic Design Automation
Multi-objective Optimization
Nanometer Cmos
Ultralow-power
Voltage-controlled Oscillator
On the Performance of Variable-Rate HARQ-IR over Beckmann Fading Channels
Conference paper
Shi, Zheng, Zhang, Huan, Zhong, Shenke, Yang, Guanghua, Ye, Xinrong, Ma, Shaodan. On the Performance of Variable-Rate HARQ-IR over Beckmann Fading Channels[C], 2018.
Authors:
Shi, Zheng
;
Zhang, Huan
;
Zhong, Shenke
;
Yang, Guanghua
;
Ye, Xinrong
; et al.
Favorite
|
TC[WOS]:
1
TC[Scopus]:
3
|
Submit date:2019/02/14
Asymptotic Analysis
Beckmann Fading
Hybrid Automatic Repeat Request
Incremental Redundancy
Variable Rate