×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scien... [2]
THE STATE KEY LA... [1]
INSTITUTE OF MIC... [1]
Authors
SIN SAI WENG [2]
Document Type
Journal article [2]
Conference paper [1]
Date Issued
2023 [1]
2019 [2]
Language
英語English [3]
Source Publication
IEEE Journal of ... [1]
IEEE Journal of ... [1]
Proceedings - IE... [1]
Indexed By
CPCI-S [2]
SCIE [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-3 of 3
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
A Two-Phase Linear-Exponential Incremental ADC with Second-order Noise Coupling
Conference paper
Wang, Qingxun, Pan, Yuhan, Chen, Kaiquan, Lin, Yu, Wang, Biao, Qi, Liang. A Two-Phase Linear-Exponential Incremental ADC with Second-order Noise Coupling[C]:IEEE345 E 47TH ST, NEW YORK, NY 10017 USA, 2023.
Authors:
Wang, Qingxun
;
Pan, Yuhan
;
Chen, Kaiquan
;
Lin, Yu
;
Wang, Biao
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
1
|
Submit date:2024/02/23
Incremental Analog-to-digital Converter (Iadc)
Linear-exponential
Second-order Noise Coupling (Nc)
The Effective Data Weighting Averaging (Dwa) And Suppression Of Thermal Noise
A 550-μW 20-kHz BW 100.8-dB SNDR Linear-Exponential Multi-Bit Incremental Σ Δ ADC With 256 Clock Cycles in 65-nm CMOS
Journal article
Wang, B., Sin, S. W., U, S.P., Maloberti, F., Martins, R. P.. A 550-μW 20-kHz BW 100.8-dB SNDR Linear-Exponential Multi-Bit Incremental Σ Δ ADC With 256 Clock Cycles in 65-nm CMOS[J]. IEEE Journal of Solid-State Circuits (Invited Special Issue of VLSI), 2019, 1161-1172.
Authors:
Wang, B.
;
Sin, S. W.
;
U, S.P.
;
Maloberti, F.
;
Martins, R. P.
Favorite
|
IF:
4.6
/
5.6
|
Submit date:2022/01/25
Analog-to-digital Converter
Iadc
Incremental Adc
Sigma-delta
Linear
Exponential
Accumulation
Two-phase
Multi-bit
Mismatch Error
Dynamic Element Matching (Dem)
Data Weighting Average (Dwa)
High Linearity
Notch
A 550μ W 20-kHz BW 100.8-dB SNDR Linear- Exponential Multi-Bit Incremental ΣΔ ADC with 256 Clock Cycles in 65-nm CMOS
Journal article
Wang, B., Sin,Sai Weng, Seng-Pan,S. P.U., Maloberti,Franco, Martins,Rui P.. A 550μ W 20-kHz BW 100.8-dB SNDR Linear- Exponential Multi-Bit Incremental ΣΔ ADC with 256 Clock Cycles in 65-nm CMOS[J]. IEEE Journal of Solid-State Circuits, 2019, 54(4), 1161-1172.
Authors:
Wang, B.
;
Sin,Sai Weng
;
Seng-Pan,S. P.U.
;
Maloberti,Franco
;
Martins,Rui P.
Favorite
|
TC[WOS]:
44
TC[Scopus]:
55
IF:
4.6
/
5.6
|
Submit date:2021/03/09
Analog-to-digital Converter (Adc)
Data Weighting Average
Dynamic Element Matching (Dem)
High Linearity
Incremental Adc (iAdc)
Linear-exponential Accumulation
Mismatch Error
Multi-bit
Notch
Sigma Delta
Two Phase