×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
INSTITUTE OF MI... [22]
Faculty of Scie... [21]
THE STATE KEY LA... [4]
Faculty of Arts ... [1]
RECTOR'S OFFICE [1]
Authors
RUI PAULO DA SI... [15]
CHAN CHI HANG [13]
ZHU YAN [11]
SIN SAI WENG [9]
U SENG PAN [6]
ZHANG MINGLEI [3]
More...
Document Type
Journal article [17]
Conference pape... [13]
Date Issued
2023 [3]
2022 [1]
2021 [3]
2020 [4]
2019 [1]
2018 [7]
More...
Language
英語English [30]
Source Publication
IEEE Journal of ... [6]
IEEE Transaction... [3]
IEEE Symposium o... [2]
2010 IEEE Intern... [1]
2012 Proceedings... [1]
2013 IEEE 56th I... [1]
More...
Indexed By
SCIE [14]
CPCI-S [4]
EI [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 30
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Submit date Ascending
Submit date Descending
Author Ascending
Author Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
Title Ascending
Title Descending
WOS Cited Times Ascending
WOS Cited Times Descending
A Second-Order NS Pipelined SAR ADC with Quantization-Prediction-Unrolled Gain Error Shaping and Fully Passive Integrator
Journal article
Zhang, Hongshuai, Zhu, Yan, Martins, Rui P., Chan, Chi Hang. A Second-Order NS Pipelined SAR ADC with Quantization-Prediction-Unrolled Gain Error Shaping and Fully Passive Integrator[J]. IEEE Journal of Solid-State Circuits, 2023, 58(12), 3565-3575.
Authors:
Zhang, Hongshuai
;
Zhu, Yan
;
Martins, Rui P.
;
Chan, Chi Hang
Favorite
|
TC[WOS]:
2
TC[Scopus]:
4
IF:
4.6
/
5.6
|
Submit date:2024/01/02
Analog-to-digital Converter (Adc)
Auxiliary Noise Shaping (Ns) Successive-approximation Register (Sar) Adc
Capacitor Stacking
Data-weighted Averaging And detect-And-skip (Dwa And Das)
Differential Sampling
Energy Efficient
Error SupprEssion (Es) And Reconstruction
Gain Error Shaping (Ges)
Partial Time Interleaving
Passive Ns
Pipelined Sar
Quantization Predication Unrolled
Two-step Floating Inverter Amplifier (Fia)
A 14b 500 MS/s Single-Channel Pipelined-SAR ADC With Reference Ripple Mitigation Techniques and Adaptively Biased Floating Inverter Amplifier
Journal article
Jiang,Wenning, Chen,Chixiao, Liu,Qi, Liu,Ming, Zhu,Yan, Chan,Chi Hang, Xu,Hao, Martins,Rui P.. A 14b 500 MS/s Single-Channel Pipelined-SAR ADC With Reference Ripple Mitigation Techniques and Adaptively Biased Floating Inverter Amplifier[J]. IEEE Journal of Solid-State Circuits, 2023, 58(10), 2709 - 2721.
Authors:
Jiang,Wenning
;
Chen,Chixiao
;
Liu,Qi
;
Liu,Ming
;
Zhu,Yan
; et al.
Favorite
|
TC[WOS]:
4
TC[Scopus]:
3
IF:
4.6
/
5.6
|
Submit date:2023/08/03
Adaptive Bias
Analog-to-digital Converter (Adc)
Floating Inverter Amplifier (Fia)
Pipelined-successive-approximation-register (Sar) Adc
Reference Ripple Cancellation (Rrc)
Reference Ripple Neutralization (Rrn)
A 79.5dB-SNDR Pipelined-SAR ADC with a Linearity-Shifting 32× Dynamic Amplifier and Mounted-Over-Die Bypass Capacitors
Conference paper
Zhang, Minglei, Cao, Yuefeng, Zhu, Yan, Chan, Chi-Hang, Martins, R. P.. A 79.5dB-SNDR Pipelined-SAR ADC with a Linearity-Shifting 32× Dynamic Amplifier and Mounted-Over-Die Bypass Capacitors[C]:Institute of Electrical and Electronics Engineers Inc., 2023.
Authors:
Zhang, Minglei
;
Cao, Yuefeng
;
Zhu, Yan
;
Chan, Chi-Hang
;
Martins, R. P.
Favorite
|
TC[Scopus]:
2
|
Submit date:2023/07/12
Dynamic Amplifier
Residue Amplifier
Pipelined-sar Adc
Linearization Technique
Bypass Capacitor
An Inherent Gain Error Tolerance Noise-Shaping SAR-Assisted Pipeline ADC with Code-Counter-Based Offset Calibration
Journal article
Zhang, Hongshuai, Zhu, Yan, Chan, Chi Hang, Martins, Rui P.. An Inherent Gain Error Tolerance Noise-Shaping SAR-Assisted Pipeline ADC with Code-Counter-Based Offset Calibration[J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57(5), 1480-1491.
Authors:
Zhang, Hongshuai
;
Zhu, Yan
;
Chan, Chi Hang
;
Martins, Rui P.
Favorite
|
TC[WOS]:
8
TC[Scopus]:
10
IF:
4.6
/
5.6
|
Submit date:2022/05/13
Amplifier Linearity Enhancement
Analog-to-digital Converter (Adc)
Background Offset Calibration
Digital Reconstruction Filter
Dwa
Energy And Area Efficient
Inherent Gain Error Tolerant
Inter-stage Gain Error
Noise Shaping (Ns)
Oversampling
Partial Interleaving
Pipelined Successive Approximation (Sar)
Quantization Leakage Error
An Auxiliary-Channel-Sharing Background Distortion and Gain CalibrationAchieving >8dB SFDR Improvement over 4th Nyquist Zone in 1GS/s ADC
Conference paper
Wei, L., Zheng, Z., Markulic, N., Lagos, J., Martens, E., Zhu, Y., Chan, C. H., Craninckx, J., Martins, R. P.. An Auxiliary-Channel-Sharing Background Distortion and Gain CalibrationAchieving >8dB SFDR Improvement over 4th Nyquist Zone in 1GS/s ADC[C], 2021.
Authors:
Wei, L.
;
Zheng, Z.
;
Markulic, N.
;
Lagos, J.
;
Martens, E.
; et al.
Favorite
|
|
Submit date:2022/01/25
Background Calibration
Nonlinearity
Pipelined Adc
Split-sar Adc
An Auxiliary-Channel-Sharing Background Distortion and Gain Calibration Achieving >8dB SFDR Improvement over 4thNyquist Zone in 1GS/s ADC
Conference paper
Wei, Lai, Zheng, Zihao, Markulic, Nereo, Lagos, Jorge, Martens, Ewout, Zhu, Yan, Chan, Chi Hang, Craninckx, Jan, Martins, Rui Paulo. An Auxiliary-Channel-Sharing Background Distortion and Gain Calibration Achieving >8dB SFDR Improvement over 4thNyquist Zone in 1GS/s ADC[C], 2021.
Authors:
Wei, Lai
;
Zheng, Zihao
;
Markulic, Nereo
;
Lagos, Jorge
;
Martens, Ewout
; et al.
Favorite
|
TC[Scopus]:
3
|
Submit date:2021/09/20
Background Calibration
Nonlinearity
Pipelined Adc
Split-sar Adc
A 3.3-GS/s 6-b Fully Dynamic Pipelined ADC With Linearized Dynamic Amplifier
Journal article
Zihao Zheng, Lai Wei, Jorge Lagos, Ewout Martens, Yan Zhu, Chi Hang Chan, Jan Craninckx, Rui P. Martins. A 3.3-GS/s 6-b Fully Dynamic Pipelined ADC With Linearized Dynamic Amplifier[J]. IEEE Journal of Solid-State Circuits, 2021.
Authors:
Zihao Zheng
;
Lai Wei
;
Jorge Lagos
;
Ewout Martens
;
Yan Zhu
; et al.
Favorite
|
TC[WOS]:
8
TC[Scopus]:
9
IF:
4.6
/
5.6
|
Submit date:2021/09/20
Analog-to-digital Conversion
Calibration
Calibration
Dynamic Amplifier (Da)
Hardware
Linearity
Linearization Technique
Pipeline Processing
Pipelined Analog-to-digital Converter (Adc).
Quantization (Signal)
Signal Resolution
System-on-chip
LDO-Free Power Management System: A 10-bit Pipelined ADC Directly Powered by Inductor-Based Boost Converter with Ripple Calibration
Journal article
Wang,Hanyu, Sin,Sai Weng, Lam,Chi Seng, Maloberti,Franco, Martins,Rui Paulo. LDO-Free Power Management System: A 10-bit Pipelined ADC Directly Powered by Inductor-Based Boost Converter with Ripple Calibration[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67(12), 4174-4186.
Authors:
Wang,Hanyu
;
Sin,Sai Weng
;
Lam,Chi Seng
;
Maloberti,Franco
;
Martins,Rui Paulo
Favorite
|
TC[WOS]:
6
TC[Scopus]:
8
IF:
5.2
/
4.5
|
Submit date:2021/03/04
Power Management
Switching-mode Power Converters
Boost Dc-dc Converters
Analog-to-digital Converters (Adcs)
Pipelined Adc
Ripple Calibration
Background Calibration of Bit Weights in Pipelined-SAR ADCs Using Paired Comparators
Journal article
Sun, Jie, Zhang, Minglei, Qiu, Lei, Wu, Jianhui, Liu, Weiqiang. Background Calibration of Bit Weights in Pipelined-SAR ADCs Using Paired Comparators[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2020, 28(4), 1074-1078.
Authors:
Sun, Jie
;
Zhang, Minglei
;
Qiu, Lei
;
Wu, Jianhui
;
Liu, Weiqiang
Favorite
|
TC[WOS]:
14
TC[Scopus]:
18
IF:
2.8
/
2.8
|
Submit date:2021/10/28
Background Calibration
Bit Weight
Dither Injection
Pipelined Sar Adc
Residue Increment
16.3 A Single-Channel 5.5mW 3.3GS/s 6b Fully Dynamic Pipelined ADC with Post-Amplification Residue Generation
Conference paper
Zheng, Z., Wei, W., Lagos, J., Martens, E., Zhu, Y., Chan, C. H., Craninckx, J., Martins, R. P.. 16.3 A Single-Channel 5.5mW 3.3GS/s 6b Fully Dynamic Pipelined ADC with Post-Amplification Residue Generation[C], 2020.
Authors:
Zheng, Z.
;
Wei, W.
;
Lagos, J.
;
Martens, E.
;
Zhu, Y.
; et al.
Favorite
|
|
Submit date:2022/01/25
Amplifiers
Analogue-digital Conversion
Calibration
Interpolation
Dynamic Pipelined Adc
Dynamic Pipelined Architecture
Linearized Dynamic Amplifier
Post-amplification Residue Generation Scheme
Residue Amplification
Complex Residue-transferring Realization
Residue Amplifier
Power Consumption
Sar Adc
Calibration Complexity
Aggressive Interpolation Factor
Flash Adc
Mm-wave 5g Receivers
Adc-based Serial Links
Power 5.5 Mw
Calibration
Quantization (Signal)
Clocks
System-on-chip
Interpolation
Prototype