×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
INSTITUTE OF MIC... [2]
Faculty of Scien... [2]
Faculty of Educa... [1]
Authors
ZHU YAN [2]
SIN SAI WENG [1]
CHAN CHI HANG [1]
Document Type
Journal article [2]
Conference paper [1]
Date Issued
2017 [3]
Language
英語English [2]
Source Publication
IEEE TRANSACTION... [1]
IEEE Transaction... [1]
Solid-State Circ... [1]
Indexed By
SCIE [2]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-3 of 3
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Journal Impact Factor Ascending
Journal Impact Factor Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
Issue Date Ascending
Issue Date Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
A 12b 180MS/s 0.068mm2 with Full-Calibration-Integrated Pipelined-SAR ADC
Journal article
Jianyu Zhong, Yan Zhu, Chi-Hang Chan, Sai-Wng Sin, Seng-Pan U, Rui Paulo Martins. A 12b 180MS/s 0.068mm2 with Full-Calibration-Integrated Pipelined-SAR ADC[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2017, 64(7), 1684-1695.
Authors:
Jianyu Zhong
;
Yan Zhu
;
Chi-Hang Chan
;
Sai-Wng Sin
;
Seng-Pan U
; et al.
Favorite
|
TC[WOS]:
23
TC[Scopus]:
30
|
Submit date:2019/02/11
Analog-to-digital Converter (Adc)
Low Power
Successive Approximation Architecture
Switched-capacitor Circuits
A 12b 180MS/s 0.068mm(2) With Full-Calibration-Integrated Pipelined-SAR ADC
Journal article
Zhong, Jianyu, Zhu, Yan, Chan, Chi-Hang, Sin, Sai-Weng, U, Seng-Pan, Martins, Rui Paulo. A 12b 180MS/s 0.068mm(2) With Full-Calibration-Integrated Pipelined-SAR ADC[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64(7), 1684-1695.
Authors:
Zhong, Jianyu
;
Zhu, Yan
;
Chan, Chi-Hang
;
Sin, Sai-Weng
;
U, Seng-Pan
; et al.
Favorite
|
TC[WOS]:
23
TC[Scopus]:
30
IF:
5.2
/
4.5
|
Submit date:2018/10/30
Analog-to-digital Converter (Adc)
Successive Approximation Architecture
Low Power
Switched-capacitor Circuits
16.4 A 5mW 7b 2.4GS/s 1-then-2b/cycle SAR ADC with background offset calibration
Conference paper
Chan, C. H., Zhu, Y., Ho, I.M., Zhang, W.H., Martins, R. P.. 16.4 A 5mW 7b 2.4GS/s 1-then-2b/cycle SAR ADC with background offset calibration[C], 2017.
Authors:
Chan, C. H.
;
Zhu, Y.
;
Ho, I.M.
;
Zhang, W.H.
;
Martins, R. P.
Favorite
|
|
Submit date:2022/01/25
—Analog-to-digital converter (ADC)
successive approximation architecture
low power
switched-capacitor circuits.