×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
Faculty of Scie... [19]
THE STATE KEY L... [16]
INSTITUTE OF MI... [16]
Authors
MAK PUI IN [16]
YIN JUN [12]
RUI PAULO DA SIL... [6]
CHEN YONG [4]
YU WEI HAN [2]
UN KA FAI [1]
More...
Document Type
Journal article [13]
Conference paper [6]
Book chapter [1]
Date Issued
2023 [5]
2022 [1]
2021 [3]
2020 [1]
2019 [6]
2018 [3]
More...
Language
英語English [20]
Source Publication
Digest of Techni... [3]
IEEE TRANSACTION... [3]
IEEE Transaction... [3]
IEEE Journal of ... [2]
2014 IEEE Asia P... [1]
2018 IEEE Intern... [1]
More...
Indexed By
SCIE [13]
CPCI-S [7]
BKCI-S [1]
CPCI [1]
卓越期刊 [1]
Funding Organization
Funding Project
A PVT-Robust Low... [1]
Low-Phase-Noise ... [1]
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 20
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Issue Date Ascending
Issue Date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Submit date Ascending
Submit date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
A Compact Sub-nW/kHz Relaxation Oscillator Using a Negative-Offset Comparator With Chopping and Piecewise Charge-Acceleration in 28-nm CMOS
Journal article
Liu, Yueduo, Zhu, Zihao, Bao, Rongxin, Lin, Jiahui, Yin, Jun, Li, Qiang, Mak, Pui-In, Yang, Shiheng. A Compact Sub-nW/kHz Relaxation Oscillator Using a Negative-Offset Comparator With Chopping and Piecewise Charge-Acceleration in 28-nm CMOS[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2023, 71(2), 515-525.
Authors:
Liu, Yueduo
;
Zhu, Zihao
;
Bao, Rongxin
;
Lin, Jiahui
;
Yin, Jun
; et al.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
IF:
5.2
/
4.5
|
Submit date:2024/03/13
Allan Deviation
Cmos
Energy Efficiency
Internet Of Things (Iot)
Rc Oscillator
Relaxation Oscillator
Small Area
Temperature Stability
Timing Accuracy
Ultra-low-power
A Digital Readout Integrated Circuit Based on Pixel-Level ADC Incorporating On-Chip Image Algorithm Calibration for IRFPA
Journal article
Yan Zeng, Shiheng Yang, Yueduo Liu, Rongxin Bao, Zihao Zhu, Jiahui Lin, Xiong Zhou, Yong Chen, Jun Yin, Pui-In Mak, Qiang Li. A Digital Readout Integrated Circuit Based on Pixel-Level ADC Incorporating On-Chip Image Algorithm Calibration for IRFPA[J]. IEEE Sensors Journal, 2023, 23(18), 21747-21756.
Authors:
Yan Zeng
;
Shiheng Yang
;
Yueduo Liu
;
Rongxin Bao
;
Zihao Zhu
; et al.
Favorite
|
TC[WOS]:
2
TC[Scopus]:
2
IF:
4.3
/
4.2
|
Submit date:2023/10/10
Background Subtraction
Bad Pixel Compensation
Digital Readout Integrated Circuit (Droic)
Image Algorithm
Infrared Focal Plane Arrays (Irfpas)
Nonuniformity Correction
Pixel Analog-to-digital Converter (Adc)
Ring-VCO-based Phase-Locked Loops for Clock Generation – Design Considerations and State-of-the-Art
Journal article
Shiheng Yang, Jun Yin, Yueduo Liu, Rongxin Bao, Zihao Zhu, Jiahui Lin, Qiang Li, Pui-In Mak, Rui P. Martins. Ring-VCO-based Phase-Locked Loops for Clock Generation – Design Considerations and State-of-the-Art[J]. Chip, 2023, 2(2), 1-10.
Authors:
Shiheng Yang
;
Jun Yin
;
Yueduo Liu
;
Rongxin Bao
;
Zihao Zhu
; et al.
Favorite
|
TC[WOS]:
1
TC[Scopus]:
3
|
Submit date:2023/08/19
Clock Generation, Ic Design, Phase-locked Loop (Pll), Frequency Synthesizer
A 0.0043-mm 0.085- W/MHz Relaxation Oscillator Using Charge-Prestored Asymmetric Swings R-RC Network
Journal article
Wei,Yuchen, Yang,Shiheng, Liu,Yueduo, Bao,Rongxin, Zhu,Zihao, Lin,Jiahui, Zhang,Zehao, Chen,Yong, Yin,Jun, Mak,Pui In, Li,Qiang. A 0.0043-mm 0.085- W/MHz Relaxation Oscillator Using Charge-Prestored Asymmetric Swings R-RC Network[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2023, 31(8), 1248-1252.
Authors:
Wei,Yuchen
;
Yang,Shiheng
;
Liu,Yueduo
;
Bao,Rongxin
;
Zhu,Zihao
; et al.
Favorite
|
TC[WOS]:
1
TC[Scopus]:
2
IF:
2.8
/
2.8
|
Submit date:2023/08/03
Charge-prestored
Cmos
Energy Efficient
Inverter-based
Low Power
R-rc
Relaxation Oscillator
On the DC-Settling Process of the Pierce Crystal Oscillator in Start-Up
Journal article
Zhang, Zehao, Yang, Shiheng, Liu, Yueduo, Zhu, Zihao, Lin, Jiahui, Bao, Rongxin, Xu, Tailong, Yang, Zhizhan, Zhang, Mingkang, Liu, Jiaxin, Zhou, Xiong, Yin, Jun, Mak, Pui In, Li, Qiang. On the DC-Settling Process of the Pierce Crystal Oscillator in Start-Up[J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2023, 70(1), 26-30.
Authors:
Zhang, Zehao
;
Yang, Shiheng
;
Liu, Yueduo
;
Zhu, Zihao
;
Lin, Jiahui
; et al.
Favorite
|
TC[WOS]:
1
TC[Scopus]:
1
IF:
4.0
/
3.7
|
Submit date:2023/01/30
Bluetooth Low-energy (Ble)
Crystal Oscillator (Xo)
Dc Settling
Duty Cycling
Energy Harvesting
Energy Injection
Initial Motional Current
Internet Of Things (Iot)
Low Power
Startup
Accurate Performance Evaluation of Jitter-Power FOM for Multiplying Delay-Locked Loop
Journal article
Liu, Yueduo, Bao, Rongxin, Zhu, Zihao, Yang, Shiheng, Zhou, Xiong, Li, Qiang, Yin, Jun, Mak, Pui In. Accurate Performance Evaluation of Jitter-Power FOM for Multiplying Delay-Locked Loop[J]. IEEE Transactions on Circuits and Systems I: Regular Papers, 2022, 69(2), 495-505.
Authors:
Liu, Yueduo
;
Bao, Rongxin
;
Zhu, Zihao
;
Yang, Shiheng
;
Zhou, Xiong
; et al.
Favorite
|
TC[WOS]:
1
TC[Scopus]:
1
IF:
5.2
/
4.5
|
Submit date:2022/03/04
Voltage-controlled Oscillators
Jitter
Clocks
Phase Noise (Pn)
Topology
Performance Evaluation
Delays
Figure Of Merit (Fom)
Injection-locked Clock Multiplier (Ilcm)
Multiplying Delay-locked Loop (Mdll)
Power
Ring Voltage-controlled Oscillator (Rvco)
A 600-μm² Ring-VCO-Based Hybrid PLL Using a 30-μW Charge-Sharing Integrator in 28-nm CMOS
Journal article
Yang, Shiheng, Yin, Jun, Xu, Tailong, Yi, Taimo, Mak, Pui In, Li, Qiang, Martins, Rui P.. A 600-μm² Ring-VCO-Based Hybrid PLL Using a 30-μW Charge-Sharing Integrator in 28-nm CMOS[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68(9), 3108-3112.
Authors:
Yang, Shiheng
;
Yin, Jun
;
Xu, Tailong
;
Yi, Taimo
;
Mak, Pui In
; et al.
Favorite
|
TC[WOS]:
6
TC[Scopus]:
7
IF:
4.0
/
3.7
|
Submit date:2021/09/20
Analog Phase-locked Loop (Pll)
Area
Charge-sharing Integrator
Cmos
Digital Pll
Hybrid Pll
Integer-n
Integrator
Jitter
Ring Oscillator
Ultra-low Power
A 600-µm2 Ring-VCO-Based Type-II Hybrid PLL Using a 30-μW Charge-Sharing Integrator in 28-nm CMOS
Journal article
Yang, Shiheng, Yin, Jun, Xu, Tailong, Yi, Taimo, Mak, Pui-In, Li, Qiang, Martins, Rui P.. A 600-µm2 Ring-VCO-Based Type-II Hybrid PLL Using a 30-μW Charge-Sharing Integrator in 28-nm CMOS[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68(9), 3108-3112.
Authors:
Yang, Shiheng
;
Yin, Jun
;
Xu, Tailong
;
Yi, Taimo
;
Mak, Pui-In
; et al.
Favorite
|
TC[WOS]:
6
TC[Scopus]:
7
IF:
4.0
/
3.7
|
Submit date:2022/08/19
Area
Analog Phase-locked Loop (Pll)
Cmos
Charge-sharing Integrator
Digital Pll
Hybrid Pll
Integrator
Integer-n
Jitter
Ring Oscillator
Ultra-low Power
A 600-µm2 Ring-VCO-Based Hybrid PLL Using a 30-μW Charge-Sharing Integrator in 28-nm CMOS
Journal article
Yang, Shiheng, Yin, Jun, Xu, Tailong, Yi, Taimo, Mak, Pui-In, Li, Qiang, Martins, Rui P.. A 600-µm2 Ring-VCO-Based Hybrid PLL Using a 30-μW Charge-Sharing Integrator in 28-nm CMOS[J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68(9), 3108 - 3112.
Authors:
Yang, Shiheng
;
Yin, Jun
;
Xu, Tailong
;
Yi, Taimo
;
Mak, Pui-In
; et al.
Favorite
|
TC[WOS]:
6
TC[Scopus]:
7
IF:
4.0
/
3.7
|
Submit date:2022/01/25
Area
Analog Phase-locked Loop (Pll)
Cmos
Charge-sharing Integrator
Digital Pll
Hybrid Pll
Integrator
Integer-n
Jitter
Ring Oscillator
Ultra-low Power
Multiplying DLLs
Book chapter
出自: Phase-Locked Frequency Generation and Clocking: Architectures and circuits for modern wireless and wireline systems, INST ENGINEERING TECH-IET, MICHAEL FARADAY HOUSE, STEVENAGE, HERTS SG1 2AY, ENGLAND:Institution of Engineering and Technology, 2020, 页码:645-664
Authors:
Yang, Shiheng
;
Yin, Jun
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2021/12/03
Clocks
Delay Lock Loops
Jitter
Low-power Electronics
Multiplying Circuits
System-on-chip
Voltage-controlled Oscillators